BROADER PERSPECTIVES

# The energy payback time of advanced crystalline silicon PV modules in 2020: a prospective study

Sander A. Mann<sup>1,2\*</sup>, Mariska J. de Wild-Scholten<sup>3</sup>, Vasilis M. Fthenakis<sup>2</sup>, Wilfried G.J.H.M. van Sark<sup>1</sup> and Wim C. Sinke<sup>4</sup>

<sup>1</sup> Copernicus Institute, Utrecht University, Budapestlaan 6, 3584 CD Utrecht, The Netherlands

<sup>2</sup> Center for Life Cycle Analysis, Columbia University, New York, NY 10027, USA

<sup>3</sup> SmartGreenScans, Wagenmakersweg 22, 1873 GH Groet, The Netherlands

<sup>4</sup> ECN Solar Energy, Petten, The Netherlands

# ABSTRACT

The photovoltaic (PV) market is experiencing vigorous growth, whereas prices are dropping rapidly. This growth has in large part been possible through public support, deserved for its promise to produce electricity at a low cost to the environment. It is therefore important to monitor and minimize environmental impacts associated with PV technologies. In this work, we forecast the environmental performance of crystalline silicon technologies in 2020, the year in which electricity from PV is anticipated to be competitive with wholesale electricity costs all across Europe. Our forecasts are based on technological scenario development and a prospective life cycle assessment with a thorough uncertainty and sensitivity analysis. We estimate that the energy payback time at an in-plane irradiation of  $1700 \,\text{kWh/(m}^2 \,\text{year})$  of crystalline silicon modules can be reduced to below 0.5 years by 2020, which is less than half of the current energy payback time. Copyright © 2013 John Wiley & Sons, Ltd.

#### **KEYWORDS**

energy payback time; life cycle assessment; roadmap; crystalline silicon PV; prospective

#### \*Correspondence

Sander A. Mann, FOM Institute AMOLF, Science Park 104, 1098 XG Amsterdam, The Netherlands. E-mail: mann@amolf.nl

Received 24 August 2012; Revised 2 December 2012; Accepted 11 December 2012

# **1. INTRODUCTION**

The photovoltaic (PV) market has experienced double digit growth in the past decade and has now reached a global capacity of approximately 67 GW [1]. The yearon-year growth of newly installed capacity was 67% from 2010 to 2011, greatly exceeding the International Energy Agency's (IEA) annual growth rate projection of 17% for this decade from 2009 [2,3].

Average European electricity generation costs from PV modules today are  $0.20 \notin /kWh$  [4], which is competitive with the retail electricity prices in some European countries. However, to fully penetrate the market, the cost of PV electricity has to be driven down further, to the wholesale electricity cost of ~0.08  $\notin /kWh$  in most European countries [5]. Module production costs have historically been reduced by increases in plant production capacity, increases in module efficiency, reduced cost of silicon feedstock, and reduced silicon consumption per

watt-peak ( $W_p$ ) [6–8]. In recent years, there have been a number of roadmapping exercises that outline paths toward low-cost crystalline silicon modules [2,9–15], which basically emphasize these approaches. With ongoing cost reductions of PV modules and rising wholesale electricity costs, it is expected that utility-scale grid parity will be reached by 2014 in south Italy and by 2020 throughout Europe [4].

The fast growth of the PV markets is largely based on their promise to produce abundant electricity at a low cost to the environment. It is therefore important to monitor and report indicators of the environmental performance of PV technologies, such as the energy payback time (EPBT), the time in which an operating PV system produces the energy required to manufacture it. EPBTs are determined through life cycle assessments (LCAs) of the PV systems' cradle-to-grave life cycles. The most recent reported EPBT values are 1.5 and 1.3 years for monocrystalline and multicrystalline silicon PV systems, produced in Germany and located in southern Europe [16]. Note that it is important to distinguish between "modules" and "systems", as the former does not include production of the balance of system (BOS) components and installation. The European Photovoltaic Technology Platform stresses that any negative environmental impact associated with PV systems must be minimized, implying reduction of emissions, recycling of materials, and reduction of EPBTs [15]. Their system EPBT target for 2020 is 0.6 years, and a long-term target is 0.3 years [17]. The IEA targets are 0.9 years for 2020 and 0.7 years for 2030 [2,17].

In this paper, we forecast the 2020 EPBTs for crystalline silicon modules. To do so, we developed three prospective module types, based on the aforementioned roadmaps. These scenarios are then modeled in a prospective LCA to calculate the EPBT and energy return on energy investment (EROI). The roadmapping exercise is discussed in Section 2, the LCA methodology in Section 3, and the uncertainty analysis in Section 4. The results are presented in Section 5 and discussed in Section 6.

# 2. TECHNOLOGY ROADMAPPING

In this section, we will present a short overview of technological improvements that are proposed to drive down production costs per Wp, drawing from the existing roadmapping exercises [10–13].

#### 2.1. Feedstock and ingot growth

Today, almost all commercially available modules are made from polysilicon from the Siemens process, which is converted into crystalline ingots through either Czochralski (Cz) crystal growth (for monocrystalline silicon) or directional solidification (DS) (for multicrystalline silicon). As polysilicon accounts for almost 25% of the total module production cost today [10], some facilities try to reduce cost by process integration with material and energy recycling routes [16]. Additionally, the high cost has triggered development of alternatives to the traditional Siemens route (e.g., the fluidized bed reactor process [18]) and even abandonment of poly-Si altogether, as with upgraded metallurgical grade silicon (UMG-Si) [19]. Multi-Si cell efficiencies achieved on alternative Si feedstocks such as UMG-Si have been demonstrated to be comparable with those of multi-Si cells from standard feedstock in selected cases [19,20].

Ingot sizes will increase (most notably for the DS technique), which increases the throughput and yield of good quality silicon. Another interesting development is quasi-mono silicon, a crossover between both crystallization techniques [21]. Here, the DS method is modified so that the crystal growth is seeded by a monocrystalline layer at the bottom of the melt. This produces large ingots with a central monocrystalline region, surrounded by multicrystalline edges. This approach has several benefits to regular DS ingots: as the material is quasi-mono, the lack of grain boundaries could result in higher efficiencies. In fact, because of the lack of grain boundaries in central regions of the ingot, the segregation of impurities is more effective. This further encourages the use of UMG feedstock without compromising efficiency loss [10].

#### 2.2. Wafering

To reduce the required amount of polysilicon, the wafer thickness is continuously reduced, from  $500 \,\mu\text{m}$  in 1979 [22] to an average of  $180 \,\mu\text{m}$  today [13]. The kerf loss, the silicon loss due to sawing, has decreased as well, to about  $150 \,\mu\text{m}$  per wafer today. With further advances in the multiwire slurry saw (MWSS) process, it is expected that  $120 \,\mu\text{m}$  wafers with  $120 \,\mu\text{m}$  kerf loss are achievable by 2020 [13], which already reduces silicon consumption by 27% if breakage does not increase and efficiencies can be maintained.

Aside from the kerf loss, the MWSS process has other drawbacks: wafer contamination, thickness variation across the wafer, high breakage, and high material consumption. To address those drawbacks, alternative wafering methods were proposed, most notably a wire sawing process using a fixed diamond abrasive on the wire (fixed abrasive sawing) [23]. Most machines on the market today are adaptable for diamond wires, and implementing them will increase the throughput by a factor of 2–3. In addition, the kerf is commercially recyclable as opposed to kerf from the slurry-based process [24], and wire consumption per wafer is much lower. However, the cost of the wire is much higher, and this so far stands in the way of significant market penetration, but wire costs have been decreasing by 30% per year [23].

To do away with the kerf loss altogether, kerfless cutting methods have been developed, such as the ribbon silicon [25], electrochemical cutting [26], laser wafer cutting [27], stress-induced lift-off [28], and light ion implantation [29]. Of these methods, ribbon silicon is the oldest, but it has difficulties maintaining or increasing market share [25]. Light ion implantation is commercially available, originally through Silicon Genesis (their PolyMax process [29]) but more recently also through Twin Creeks (the Hyperion [30]). It uses proton implantation to create a weak layer at a controlled depth in the silicon brick, after which the wafer is separated by cleaving. This process allows for wafers with a thickness between 20 and 150 µm, and even the thinner wafers have excellent mechanical strength [29]. A drawback is the considerable energy required for the high-vacuum hydrogen implantation process.

In the past, wafer sizes have also increased to reduce production costs. Larger  $210 \times 210 \text{ mm}^2$  wafers are expected to be introduced in 2017, but the current  $156 \times 156 \text{ mm}^2$  size will be the norm until at least 2020 [13], because larger and thinner wafers will be too brittle to handle with current processing techniques. In fact, thinner wafers already put considerable constraints on cell design and processing, as, for instance, front-to-rear interconnection, soldering, and high-temperature

processing will result in high yield losses for currently used processes and module architectures.

#### 2.3. Cell processing

Surface recombination becomes more important as the wafer thickness decreases, so very high quality passivation schemes are needed. Because the aluminum back surface field does not passivate well enough and the contact area has to be reduced, a transition to rear-side dielectric passivation is required. Excellent results have recently been achieved on thermal SiO<sub>2</sub>/ plasma-enhanced chemical vapor deposition SiNx stacks [31], but thermal growth of SiO<sub>2</sub> might be less favorable for very thin wafers. A relatively new low-temperature approach to high-quality passivation is atomic layer deposition of Al<sub>2</sub>O<sub>3</sub> [32], with recombination velocities as low as 2 cm/s on n-type float-zone wafers [33]. Another effective low-temperature approach is to use amorphous silicon (a-Si), as in a-Si: H/crystalline silicon heterojunction (HIT) cells [34]. The HIT and effective passivation increase the open circuit voltage significantly: an efficiency of 23.7% has already been achieved on a 98-µm-thick wafer [35]. As the patent on HIT technology has expired, it can be expected that by 2020, other manufacturers will also make use of this approach.

Because front-to-rear interconnection and soldering of interconnects will induce too much stress on thin wafers, the International Technology Roadmap for Photovoltaics (ITRPV) roadmap expects 35% of all cells to be rear contact by 2020 [13]. There are three main approaches to rear-contact cells [36]: metal wrap-through (MWT), emitter wrap-through (EWT), and back-junction (BJ). In the first two approaches, the emitter is still at the front of the device, but holes are laser drilled through the wafer that transports carriers to the rear, either through the metal contacts (MWT) or the emitter (EWT). The main difference between MWT and EWT is thus that the MWT still has grid lines (but no bus bars) on the front surface. In a BJ cell, the emitter is located at the rear surface, typically in an interdigitated fashion with the back surface field (BSF). A BJ has the benefit that the contacts can cover almost the whole rear side of the cell, greatly reducing series resistance [37]. All three approaches reduce contact shading, although this is especially true for the EWT and BJ types. So far, large-area efficiencies of 24.2% have been reached on BJ solar cells [38] and over 20% on MWT cells [39]. An interdigitated back contact silicon (IBC) HIT cell (IBC-HIT) has been reported at an efficiency of 20.2% [40], but simulations show that 26% conversion efficiency is achievable [41].

Traditional screen printing is reaching its limits too. It is a "hard contact" technique, which creates yield issues on thin wafers. Furthermore, the aspect ratio of fingers is rather low, resulting in either large contact areas (which are high surface recombination areas) or small contacts with high resistance. Finally, the cost of silver in the metallization paste is becoming quite high, at 6–14 ¢ per Wp today [42]. All in all, this implies a move away from silver screen printing in the coming years. A first step may be the introduction of stencil printing, providing higher aspect ratios than screen printing, but the preferred option on the somewhat longer term seems to be plating of copper contacts [42].

Reducing the wafer thickness relaxes the demands on the bulk diffusion length for efficient carrier collection but at the same time reduces the amount of light absorbed if no additional light trapping measures are taken. Random pyramidal textures are shown to perform quite well even at 50  $\mu$ m wafer thickness, with demonstrated efficiencies of over 19% [43]. Such thin cells with inverted pyramidal textures have even shown efficiencies of up to 21.5% [44,45] and could be further improved with BJ schemes and better passivation. Below 40  $\mu$ m, the absorption starts dropping rapidly, and for very thin wafers, dielectric [46,47] or plasmonic resonators [3,48] may be required for high efficiencies.

#### 2.4. Encapsulation

The encapsulation step is responsible for most material and labor costs: it accounts for 30–40% of the total costs per Wp [9,10]. Hence, there is much to gain by cutting down on material consumption and through automation and increasing throughput.

Front-to-rear interconnection through stringing and soldering is responsible for a large fraction of the yield losses today, and with decreasing wafer thickness, this may get worse. As back-contact cells require an interdigitated conductive pattern on the back sheet, these interconnection yield losses can be prevented. Späth *et al.* have already developed a fully automated high-throughput module assembly line that drastically reduced cell breakage, even on 130-µm wafers [49]. Because for BJ cells most processing is on the back of the cell, it is possible to attach the wafers to a glass superstrate after processing of the front [50]. This then allows for monolithic processing of the cells, which increases the yield of very thin wafers during cell processing.

Another approach is to eliminate foil lamination all together [51]. Modules are sealed in double glazing at room temperature. An automated module assembly line based on this process, which also eliminates soldering, was first offered by Apollon Solar [52] and produced a module every 2 min. More recently, Bystronic Glass introduced a system that reportedly can produce a module every 45 s [53] (but with soldering). These throughputs are incredibly high compared with conventional module encapsulation processes, while material consumption is reduced and recycling becomes easier.

#### 2.5. Technological scenarios

On the basis of the developments described in the previous subsections, we have defined three modules, as shown in Table I and Figure 1. Module 1a is a very high efficiency scenario based on 120-µm-thick  $156 \times 156$  mm<sup>2</sup> MWSS wafers and an IBC-HIT design with dielectric stack passivation, random pyramidal texture on the front surface, and plated copper contacts. As shown in Table I, high cell and module yield are assumed because of advances

| Process step      | Module 1a                                                                      | Module 1b                       | Module 2                   |  |
|-------------------|--------------------------------------------------------------------------------|---------------------------------|----------------------------|--|
| Feedstock         |                                                                                | Poly-Si                         | UMG-Si                     |  |
| Crystallization   | Czochra                                                                        | lski ingot growth               | Seeded DS                  |  |
| Ingot yield (%)   | 95                                                                             | 95                              | 95                         |  |
| Good Si out/Si in | 85                                                                             | 85                              | 85                         |  |
| (%)               |                                                                                |                                 |                            |  |
| Wafering          | MWSS                                                                           | lon implantation                | MWSS                       |  |
| Wafer thickness   | 120                                                                            | 40                              | 120                        |  |
| Kerf loss         | 120                                                                            | 0                               | 120                        |  |
| Yield (%)         | 90                                                                             | 98                              | 90                         |  |
| Cell processing   | IBC-HIT design, r                                                              | Metal wrap-through design,      |                            |  |
|                   | plated of                                                                      | random texture, front and rear  |                            |  |
|                   |                                                                                |                                 | passivation, plated copper |  |
|                   |                                                                                |                                 | contacts.                  |  |
| Yield (%)         | 99                                                                             | 99.5                            | 99                         |  |
| Efficiency (%)    | 23.5                                                                           | 22.5                            | 20                         |  |
| Module assembly   | Frameless encapsulation without lamination foil [51], with all-rear low-stress |                                 |                            |  |
|                   |                                                                                | interconnection and high packir | ng density.                |  |
| Yield (%)         | 99.5                                                                           | 99.5                            | 99.5                       |  |
| Efficiency (%)    | 22                                                                             | 21                              | 19                         |  |

| Table I. | Description | of the three | e technological | scenarios | under investigation. |
|----------|-------------|--------------|-----------------|-----------|----------------------|
|          |             |              |                 |           |                      |

UMG-Si, upgraded metallurgical grade silicon; DS, directional solidification; MWSS, multiwire slurry saw; IBC-HIT, interdigitated back contact silicon heterojunction.



Figure 1. Schematic structure of the three modules. Modules 1a and 1b only differ in the wafer thickness, 100 and 40 μm, respectively. Both are interdigitated back contact heterojunction cells with plated copper contacts. Module 2 is a metal wrap-through cell based on quasi-mono wafers with plated copper contacts. The schematics of modules 1a/b are based on [40] and of 2 on [39]. BSF, back surface field.

expected in monolithic cell processing and module assembly [13], whereas ingot and wafer yields are assumed to be the same as today. Because efficiencies of 23.7% have already been achieved on 100- $\mu$ m-thick front contacted HIT cells [35], but results on IBC-HIT are not quite that high yet, we estimate the efficiency to be 23.5%. Because of high packing densities and antireflection coated glass, we estimated the difference between cell and total area module efficiencies to be 1.5% absolute, down from 2.5 to 3% for today's high-efficiency modules.

Module 1b is a slight modification of 1a: Wafering is now carried out through light ion implantation, as in Silicon Genesis' PolyMax process [29]. Wafers from this process are stronger mechanically, which is why we have assumed higher yields. Furthermore, the wafers are much thinner, at  $40 \,\mu$ m, which comes at an efficiency penalty of at most 1% absolute [45].

Module 2 is a low-cost alternative based on UMG-Si feedstock and  $156 \times 156 \text{ mm}^2$  quasi-monocrystalline wafers. Because of the poorer quality material, we chose an MWT cell design, with random texturing on the front, front/rear passivation, and plated contacts. The efficiency for this cell is 20%, based on promising UMG-Si and MWT results and ITRPV projections [13]. Because these wafers are square, we took the efficiency loss between cell and total module at 1% absolute, even lower than in modules 1a and b.

All modules are encapsulated in a double glazing type of process, without lamination foil or curing [51]. This is a high-throughput process that is symbolic of new module assembly techniques, but as with the cell designs, there is large uncertainty on whether this is the direction the market will go. We will therefore discuss other possibilities of cell design and encapsulation in the discussion (Section 6.2).

# 3. PROSPECTIVE LCA

To obtain an idea of the environmental impacts of these modules, we performed a prospective LCA. LCA is a methodological tool to evaluate a product's environmental impact over its life cycle, from primary resource extraction (cradle) to disposal (grave) or recycling. For PV energy, a guideline is provided by IEA PVPS task 12 [54], and a general guideline can be found in Reference [55]. An LCA is typically performed in four stages: (i) scope definition, (ii) life cycle inventory analysis, (iii) impact assessment, and (iv) interpretation. We used SimaPro 7.3.2 as the software tool to perform the inventory analysis and impact assessment [56].

The functional unit is one  $m^2$  module area of the three modules introduced in the previous section, and the system boundaries are shown in Figure 2. Our prospective analysis focuses only on the cradle-to-gate stages of the modules, excluding the BOS and end-of-life stage. However, to make comparisons with system EPBT targets, we accounted for the BOS assuming static scenarios in the discussion.

# **3.1. Data collection, modeling, and inventory analysis**

The life cycle inventory analysis is performed using the Ecoinvent database (version 2.2) (Ecoinvent Centre, St. Gallen, Switzerland) [57] for material and energy inputs. For electricity inputs, we used the continental European electricity mix, which has a conversion efficiency of 0.315. The primary energy requirement is calculated using the cumulative energy demand (CED) (v. 1.08) method [58] in units of MJp.

In the inventory, we have used as much original data as possible. As shown in Table II, we used new data from four different companies and complemented that with data published in literature and from the Ecoinvent database. In two cases, the HIT formation step and conductive patterning of the back sheet, data were unavailable and modeling was required.

For the HIT formation, we used general data on Oerlikon's KAI-1200 a-Si plasma-enhanced chemical vapor deposition chamber [59] (Table III), which can deposit the a-Si layer on 40  $1.43 \text{ m}^2$  modules per hour, in two batches of 20 modules. With a deposition speed of 0.3 nm/s and an a-Si: H layer of 300 nm, it follows that the KAI-1200 requires 800 s of loading, unloading, and starting up per batch.

We modeled a device structure as described in [18], with a 5-nm intrinsic buffer layer under the emitter. The process flow is based on [60]: the starting point is a wafer with a passivation layer, which is to be etched away in the regions where the emitter and BSF are deposited. Then, an additional mask is put in place for deposition of the intrinsic layer and emitter, after which the mask is changed for deposition of the BSF. We have assumed that each mask change requires half the time it takes to fully load or unload the chambers. Because vacuum and heater equipment are responsible for most of the power consumption, and are always on, we use the average power consumption for each process step.

The deposition and patterning of a conductive layer on the back sheet were modeled as follows: (i) vapor deposition of a thin metal layer on a glass sheet, (ii) copper plating of that thin metal layer, (iii) screen printing of an etch-resist resin in an interdigitated pattern on the metal layer, (iv) etching, and (v) washing. The vapor deposition process data were obtained from the Ecoinvent database, whereas the other steps are taken from cell processing steps (Table II).

#### 3.2. Impact assessment

We have chosen to calculate the embodied energy, or CED for the production of one  $m^2$  of module, which we will present as such. Additionally, we will present the EPBT, defined as the ratio of the CED over the primary energy that the PV system prevents from being consumed on the grid to which it is connected:

$$EPBT = \frac{E_{\text{CED}}}{G\eta_{\text{conv}}PR}\eta_{\text{grid}} \tag{1}$$

where  $E_{\text{CED}}$  is the CED required for the production of 1 m<sup>2</sup> of module,  $\eta_{\text{grid}}$  is the conversion efficiency of the grid in which the PV system is installed (0.315), *G* is the annual insolation for southern Europe (1700 kWh/(m<sup>2</sup>\*yr),  $\eta_{\text{conv}}$  is the PV module conversion efficiency, and *PR* is the system performance ratio. Following the IEA PVPS guideline [54], we assumed a *PR* of 0.75 for rooftop residential systems, but we will discuss how higher PRs affect the EPBT in the discussion.



Figure 2. System boundaries used in the inventory analysis.

| Process step                   | Key inputs                                    | Value                   | Source (year)                                             |  |  |
|--------------------------------|-----------------------------------------------|-------------------------|-----------------------------------------------------------|--|--|
| Feedstock                      | Poly-Si, Siemens process (Wacker,<br>Germany) | 545 MJp/kg              | Wetzel, Feuerstein [16] (2011)                            |  |  |
|                                | UMG-Si (Elkem Solar, Norway)                  | 322 MJp/kg              | De Wild-Scholten, MJ [62]<br>(2008)                       |  |  |
| Crystallization                | CZ-Si electricity use                         | 85.6 kWh/kg Cz-Si       | Ecoinvent [63] (2007)                                     |  |  |
|                                | Quasi-mono Si electricity use                 | 19.3 kWh/kg             | Multi-Si from                                             |  |  |
|                                |                                               | quasi-mono Si           | Ecoinvent [63] (2007)                                     |  |  |
|                                | Other                                         |                         | Ecoinvent [63] (2007)                                     |  |  |
| Wafering                       | Electricity (including cooling), wire, and    | Confidential            | Applied Materials [64] (2012)                             |  |  |
| (1010033)                      | Other                                         |                         | Ecoinvent [63] (2007)                                     |  |  |
| Wafering<br>(ion implantation) | Electricity requirement for total process     | 51.4 kWh/m <sup>2</sup> | SiGen [65] (2012)                                         |  |  |
| Cell processing                | Plating of contacts                           | Confidential            | Meco [66] (2012)                                          |  |  |
|                                | IBC-HIT deposition                            | 44.5 MJp/m <sup>2</sup> | Modeled based on Photon<br>International [59] (2011)      |  |  |
|                                | Various process steps                         |                         | Photon International [67]<br>(2009)                       |  |  |
| Encapsulation                  | Solar glass (front 3.0 mm, rear 2.8 mm)       | 14.6 kg/m <sup>2</sup>  | ITRPV [13] (2012)                                         |  |  |
| ·                              | Conductive back sheet (without glass)         | 66.7 MJp/m <sup>2</sup> | Modeled based on Ecoinven [57] (2007) and Meco [66] (2012 |  |  |
|                                | Other                                         |                         | Apollon Solar [68] (2010)                                 |  |  |

 Table II.
 Primary energy data values and sources.

UMG-Si, upgraded metallurgical grade silicon; MWSS, multiwire slurry saw; IBC-HIT, interdigitated back contact silicon heterojunction.

The EPBT is a widely used measure to indicate the energy performance of PV. It is attractive for a number of reasons: it relates the somewhat abstract CED to the module performance and it is a proxy for environmental performance. Furthermore, less data is required than for the calculation of emissions per kWh. On the other hand, it has drawbacks too: it does not take into account the PV module lifetime, it is inherently linked to the system in which the PV system is installed (through the grid conversion efficiency [61]), and it does not compare easily with other sources of electricity. An alternative metric that accounts for the life expectancy of the system is the EROI, defined as [70]:

$$EROI = \frac{E_{\text{out}}}{E_{\text{inv}}} = \frac{E_{\text{out}}}{E_{\text{ED}} + E_{\text{PP}}}$$
(2)

where  $E_{\text{out}}$  is the net electricity output over the product's lifetime,  $E_{\text{inv}}$  is the total invested primary energy required to produce that electricity, that is, the sum of the primary energy required for the production of the product ( $E_{\text{PP}}$ ) and energy for the supply chain of the feedstock to produce the electricity ( $E_{\text{ED}}$ ). Note that the EROI as defined here equals the life expectancy of the PV system multiplied by the grid efficiency and divided by the EPBT.

After the impact assessment, we move on to the next, and final, stage of the LCA: interpretation. Because of

the prospective nature of this study, a thorough uncertainty analysis is required.

# 4. UNCERTAINTY ANALYSIS

We can distinguish between various sources of uncertainty in LCA [71]. First and foremost, there is parameter uncertainty: Parameters can be hard to measure precisely or precise values might be unavailable, and they might be inherently variable. Then, there is scenario uncertainty, which is related to the normative choices made in constructing scenarios. The last source is modeling uncertainty, which comes from the structure of the model.

Because of the prospective nature of this study, parameter and scenario uncertainty are most significant: Data are subject to change in the coming years, and the scenarios that we have developed may not represent the actual situation in 2020. Our approach to deal with these uncertainties is discussed as follows.

#### 4.1. Parameter uncertainty

A prospective LCA study has two major data quality issues: data representativeness (e.g., scaling up from laboratory scale or temporal fluctuations in primary energy requirements for material inputs) and data availability (e.g., confidential or nonexistent data, which therefore have to be modeled). The challenge is to quantify these

|--|

| Process parameters              | Value                  | Source                                 |  |  |
|---------------------------------|------------------------|----------------------------------------|--|--|
| a-Si deposition rate            | 0.3 nm/s               | Photon International [59]              |  |  |
| Average power consumption       | 280 kW                 | Photon International [59]              |  |  |
| Loading or unloading            | 400 s/batch            | See Section 3.1                        |  |  |
| Changing masks                  | 200 s/batch            | Own estimate                           |  |  |
| Total process time              | 1433 s/batch           | Own estimate                           |  |  |
| Energy and material consumption |                        |                                        |  |  |
| Electricity                     | 3.9 kWh/m <sup>2</sup> | Own model, Photon International [59]   |  |  |
| SiH <sub>4</sub>                | 0.97 g/m <sup>2</sup>  | Van der Meulen, R, and Alsema, EA [69] |  |  |
| H <sub>2</sub>                  | 1.45 g/m <sup>2</sup>  |                                        |  |  |
| O <sub>2</sub>                  | 0.16 g/m <sup>2</sup>  |                                        |  |  |
| NF <sub>3</sub>                 | 0.11 g/m <sup>2</sup>  |                                        |  |  |

uncertainties in a transparent manner, for which the most common approach is to use a pedigree matrix approach, as in the Ecoinvent database [72]. Here, the assumption is made that all inputs are accurately described by a lognormal distribution. The variance of this distribution is a measure of the uncertainty of the input and is found using a pedigree matrix with data quality indicators [72,73]. There are five data characteristics on which this variance is based: (i) data reliability, (ii) data completeness, (iii) temporal correlation, (iv) geographic correlation, and (v) further technical correlation. Each characteristic is divided into five quality levels, ranging from good to poor. On the basis of expert judgment, the indicator scores then give the variance of the input value. In Table IV, we show the pedigree matrix for the two most important characteristics in prospective studies (temporal and technological correlation).

A useful measure of the uncertainty of an input is the 95% confidence interval: a range in which the true value will lie with 95% certainty. The confidence interval is related to the input variance and is thus calculated on the basis of the pedigree matrix, as outlined in [72]. For example, the electricity use for production of Cz-Si comes from the Ecoinvent database. The input value of 85.6 kWh/kg is based on verified measurements (score 1 on reliability) but comes from only one site relevant for the market (score 4 on completeness). It is valid for the year 2007 (temporal score 4), comes from an area with similar production conditions (geographical score 3), and is representative for enterprises, processes, and materials under study (technological score 1). Following the procedure outlined in [72], the 95% confidence interval of the electricity

requirement for a kilogram of Cz-Si in 2020 then ranges from 69.7 to 105 kWh/kg Cz-Si. It should be noted, however, that the electricity requirement is more likely to move toward the lower bound because of technological improvements.

Using the same procedure, we have calculated the variances of all inputs and then propagated these using Monte Carlo analysis [74] to find the 95% confidence interval of the CED, EPBT, and EROI for each module.

#### 4.2. Scenario uncertainty

The technological scenarios and performance forecasts that we have made are subject to uncertainty too. For instance, cell and module efficiencies might be higher or lower than we predicted, so we will present the EPBT and EROI results on an efficiency interval. We have based our yield assumptions on the values reported in the ITRPV roadmap [13], which are based on expert judgment. We address the yield uncertainty through parameter uncertainty, as described in the previous subsection: industrial expert estimates receive a data quality indicator score of 4 for reliability. Together with the other indicator scores, one can find the variance and 95% confidence interval of the yield assumptions, as outlined in [72]. For example, the yield during cell processing is reported to be 99% by 2020. This means that for 1 m<sup>2</sup> of cells, 1.01 m<sup>2</sup> of wafers is required, but the 95% confidence interval lies between 1.008 and 1.012 m<sup>2</sup>. The uncertainty on process yields is then propagated just as the other parameter uncertainties.

Table IV. Excerpt of the pedigree matrix [72], adjusted to have 2020 as the database base year.

| Indicator score                  | 1 (Good)                                                                                                                         | 2            | 3                                                          | 4                                             | 5 (Poor)                                                       |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------|
| Temporal correlation             | —                                                                                                                                | _            | Data from 2010<br>or later.                                | Data from 2005<br>or later.                   | Data from<br>before 2005.                                      |
| Further<br>technical correlation | Data from Data from<br>correlation enterprises, processes and<br>processes, materials under<br>and materials study but different |              | Data from<br>processes<br>and materials<br>under study but | Data on related<br>processes<br>or materials. | Data on related<br>processes on<br>laboratory<br>scale or from |
|                                  | under study.                                                                                                                     | enterprises. | trom different technology.                                 |                                               | different<br>technology.                                       |

Finally, crystalline silicon PV modules might be produced by processes in 2020 that are unknown today or that we did not account for in our scenarios: we address these possibilities in Section 6.2.

# 5. RESULTS

On the basis of the life cycle inventory, we calculated the cradle-to-gate (factory) primary energy consumption for production of the three modules, including the 95% confidence interval, as shown in Figure 3(a) (in primary energy requirement per  $m^2$  of module). To put these values into context: the most recent LCA results for multicrystalline and monocrystalline silicon PV modules are 2150 and 2750 MJp/m<sup>2</sup>, respectively [16], so the CED of modules 1a, 1b, and 2 are only 74% (2030/2750), 55% (1500/2750), and 62% (1330/2150) of the corresponding CEDs today.

The CED of module 1a is considerably higher than that of modules 1b and 2. The breakdown in Figure 3(b) shows that this is almost solely due to the relatively high consumption of monocrystalline silicon. Moving toward a kerfless cutting method drastically reduces silicon consumption, by a factor of five, but at the same time, the wafering energy is increased because of the energy intensive ion implantation process. Modules 1a and 2 require the same amount of feedstock, but the UMG-Si feedstock and seeded DS reduce the primary energy requirement for this step by almost a factor of three (although this comes at an efficiency penalty). Because we only investigated a double glazing-like encapsulation process, all modules have the same encapsulation energy.

The breakdown for the aforementioned recent LCA results on monocrystalline silicon modules into poly-Si, ingot growth and wafering, cell processing, and encapsulation is approximately 500, 1260, 390, and  $600 \text{ MJp/m}^2$  (or 18%, 46%, 14%, and 22%), respectively [16]. Comparing this with the breakdown shown in Figure 3(b), we see that in module 1a, modest reductions have been

achieved in feedstock, crystallization and wafering (owing to thinner wafers), and encapsulation. The cell processing energy requirement has not changed much, most likely because low-temperature processing has offset increases due to the increased overall process complexity. As mentioned before, poly-Si consumption is drastically reduced in module 1b, and module 2 uses low-energy feedstock. Because module 2 is based on quasi-mono wafers, the energy requirement here is reduced further (the corresponding energy requirement for ingot growth and wafering in 2011 in a multi-Si module was ~670 MJ<sub>p</sub>/m<sup>2</sup> [16]).

The confidence intervals are quite large: [1560, 2660], [1110, 2010], and [1060, 1650]  $MJp/m^2$  for modules 1a, 1b, and 2 respectively (Figure 2(a)). This is mainly due to the temporal uncertainty: About half (or even 63% for module 1a) of the primary energy requirement comes from poly-Si feedstock, ingot growth, and wafering, and these production steps have a large potential for reduction in energy intensity by scaling up. We therefore expect the actual CED to decrease toward the lower bound rather than increase.

We also calculated the EPBTs for these modules (Figure 4(a)). The mean payback time of module 1a is just over 0.6 years, whereas 1b and 2 have an EPBT just below than 0.5 years. As is common today, there is a gap between multi-Si and mono-Si for traditional wafers, but by using thin, kerfless cut wafers, this gap closes. The most recent module EPBT values are 1.3 for mono-Si and 1.1 for multi-Si [16], so a reduction in the EPBT of over a factor two is feasible by 2020—or even more if we take into account the potential to move toward the lower bound of the confidence interval. Aside from the reduction in CED of the three modules, the considerable increase in module efficiency is an important factor in the EPBT reductions.

In Figure 4(b), we show the EROI of produced electricity for a lifetime of 35 years [15]. It is by using the same data as for the comparison of CED [16], but with a lifetime of 30 years, that the EROI for multi-Si and mono-Si PV



Figure 3. (a) Cumulative energy demand (CED) per m<sup>2</sup> and (b) Breakdown into feedstock, ingot, wafering, cell processing, and encapsulation steps. The percentage shows the contribution of each process step to the total CED. UMG-Si, upgraded metallurgical grade silicon.



Figure 4. (a) Module energy payback time (EPBT) over efficiency range (with the estimated efficiency given in the legend), where the solid line is the mean, and the shaded area gives the 95% confidence interval. (b) Module energy return on energy investment (EROI) over efficiency range. We assumed a life expectancy of 35 years and an insolation of 1700 kWh/(m<sup>2</sup>\*year).

modules from 2011 is 8.8 and 7.5, respectively, so the EROI of crystalline silicon PV modules will increase dramatically in the coming years.

# 6. DISCUSSION

As we mentioned before, prospective LCA studies are subject to parameter and scenario uncertainties. We will discuss those uncertainties in the next two subsections and then conclude this section with a brief discussion of the BOS components.

#### 6.1. Parameter sensitivity

In addition to the uncertainty analysis that we included in our results, it is important to check if our results are overly sensitive for certain input parameters. As we mentioned in Section 3.2, the PR is one of these parameters: currently taken at 0.75, it might well be underestimated significantly and values of 0.9 are feasible [75]. If the PR were to increase to 0.80, 0.85, or 0.90, this would further reduce the EPBT of the modules by 6%, 12%, or 17%, respectively. With a PR of 90%, the lowest EPBT would be 0.4 years (for module 2).

To check for sensitive inputs in the LCI, we calculated how much the module's CED would change if the input value were to move to the upper bound of the 95% confidence interval. The top three inputs to which the results are most sensitive are shown in Table V. For example, with 7%, the electricity requirement for Cz ingot growth is the most sensitive input for module 1a. This means that if the electricity requirement were to increase to the upper bound of the input's 95% confidence interval by 2020, the total CED of module 1a would increase by 7%. In other words, regarding the Cz electricity requirement, we are 95% sure that module 1a's CED lies within an interval of approximately  $\pm$ 7%.

In this section, we will explicitly deal with the kerfless cutting energy and the Cz crystal growth electricity consumption. Note that the process steps that we modeled have high uncertainty but account for only a small share of the total primary energy demand, and therefore, the final CED can be considered insensitive to these inputs.

Although we have first-hand data from Silicon Genesis on the energy requirement for ion implantation wafering, it is a new technology. Pilot production is running since 2009 but not yet at full capacity [29], and the energy requirement per wafer might therefore be subject to considerable change in the future. In Figure 5(a), we show the 95% confidence interval of the ion implantation wafering electricity requirement for 50  $\mu$ m wafers, but variation over this interval only results in a 5% decrease at the lower bound or a 6% increase at the upper bound of the CED and EPBT. The energy intensity usually decreases as a technology matures, so we expect that changes will be for the better.

Module 1a is particularly sensitive to the electricity requirement for Cz crystal growth: the input share is large (almost 30%), the data are old (published in 2007), and the data already had a relatively high uncertainty to start with. Over the confidence interval for Cz-Si electricity consumption, the CED and EPBT of module 1a range from 94% on the lower bound to 107% on the upper bound

 Table V.
 The top three most sensitive inputs for the three modules, with the influence on the total CED that the inputs have if they shift to the upper bound of their 95% confidence interval.

| Module 1a |                                 | Module 1b                        | Module 2                        |  |
|-----------|---------------------------------|----------------------------------|---------------------------------|--|
| 1         | Cz electricity requirement (7%) | Wafering electricity demand (6%) | Solar glass (4%)                |  |
| 2         | Poly-Si feedstock (5%)          | Solar glass (3%)                 | UMG-Si feedstock (4%)           |  |
| 3         | Solar glass (3%)                | ARC deposition (3%)              | DS electricity requirement (3%) |  |

CED, cumulative energy demand; UMG-Si, upgraded metallurgical grade silicon; DS, directional solidification; ARC, antireflection coating.



Figure 5. (a) Sensitivity analysis for ion implantation wafering energy requirement for module 1b and (b) sensitivity analysis for modules 1a and 1b on the electricity requirement for Cz crystal pulling. The vertical dashed lines show the lower and upper bounds of the 95% confidence interval, and the mean value, which is used in our inventory. In (b), the vertical dashed line marked "DS" signifies the energy consumption for directional solidification.

compared with the mean. Figure 5(b) shows the impact of the electricity requirement per kilogram Cz-Si on the EPBT of modules 1a and 1b. It is quite clear that the impact on module 1b is modest, because the input share for that module is just 7%. The dashed line on the left in Figure 4(b) shows the electricity requirement per kilogram Si for DS, which is lower than 20 kWh/kg. We show this because it is representative for quasi-mono feedstock, which according to the ITRPV will have a market share of almost 50% in 2020 [13]. If quasi-mono ingots can replace Cz ingots, this will result in a substantial reduction in the EPBT of module 1a: over 22%. Even if the use of quasi-mono ingots comes at an efficiency penalty, the reduction in electricity requirement will be beneficial. It must be noted, however, that BJ solar cells require very high carrier lifetimes, and at this point, it is uncertain whether such demands can be met on quasi-mono wafers. This is why, in the ITRPV roadmap, quasi-mono is projected to replace multi-Si wafers (and hence is used in module 2), whereas the mono-Si share remains practically constant.

To conclude, the primary energy requirement for the production of electricity is a very sensitive parameter, as other authors have pointed out [61,76]. In this study, we used the average continental European grid electricity mix, which has an efficiency of 31.5%. However, the grid efficiency varies between countries and changes over time. For example, if PV reaches a 20% penetration of the grid, the grid efficiency will increase to roughly 41% [61]. As Figure 6(a) shows, this increases the EPBT because less primary energy consumption is prevented by displacing grid mix electricity with electricity from a PV module. On the other hand, it also reduces the primary energy requirement for module production, which causes the EROI to increase, as shown in Figure 6(b). For these figures, we have assumed that the poly-Si feedstock is not produced with grid electricity but with on-site power generation, and hence that share of the CED is not affected by a change in grid efficiency. In reality, poly-Si is often produced using power from a mix of gas and steam turbines, hydro, and the grid. It is noted that if poly-Si production in the future increasingly uses coal-based electricity, EPBTs and emissions will worsen.

#### 6.2. Scenario uncertainty

Sources of scenario uncertainty include diamond wire sawing, encapsulation methods, double-sided contact cells, and passivation methods. Starting from the latter,  $Al_2O_3$  is a promising candidate for high-quality passivation, but lacking data, we used data for  $SiN_x$  passivation. Even though  $SiN_x$  passivation does not reduce the surface recombination velocities enough for high efficiencies, the energy this deposition process requires will be similar to (or higher than)  $Al_2O_3$  deposition, and any difference will not significantly influence the final results because the input share is low.

Although we only investigated rear-contact modules, the ITRPV expects 65% of the market share to still be double-sided contact modules in 2020 [13]. This will primarily result in lower packing densities, as efficiencies of 23.7% have already been shown on double-sided HIT cells and module 2 already has a contact grid on the front, so the efficiency penalty from the additional bus bars is small.

There are two sources of scenario uncertainty that we believe could significantly impact the outcome. The first is fixed abrasive sawing with diamond-particle-coated wires. According to the ITRPV, by 2020, 100% of mono-Si and 80% of multi-Si wafers will be sawn with diamond-coated wires, thus almost completely replacing slurry-based wire sawing [13]. Using diamond-particle-coated wires results in higher throughput, lower sawing energy consumption, kerf width reduction, kerf recycling, and lower wire consumption. With data from NorSun [77] and Garbo [78], we have calculated that this results in a 29% reduction in the primary energy requirement per



Figure 6. The influence of the grid efficiency, the produced electricity (MJe) per consumed primary energy (MJp), on (a) the module energy payback time (EPBT) and (b) the module energy return on energy investment (EROI) of the three technological scenarios. The vertical dashed line shows the European electricity mix grid efficiency used in this study.

120-µm-thick monocrystalline wafer or to an *EPBT* of 0.5 years for module 1a. Unfortunately, no diamond-wire producer was willing to share data with us because of their highly competitive business environment, so we could not include a diamond-wire cutting scenario in our study.

The second source of significant scenario uncertainty is the encapsulation method. We used a high-throughput encapsulation process that does not require foil lamination, but it may very well be that, for instance, an interdigitated interconnection scheme can only successfully be integrated on foil. From [16], we calculated that the additional primary energy requirement for the conventional encapsulation method with only one glass sheet, but with EVA, Tedlar, and curing is about  $190 \text{ MJ}_p/\text{m}^2$ . This would increase the EPBT of modules 1a, 1b, and 2 by 9%, 13%, and 15%, respectively.

#### 6.3. Balance of system

Although the BOS lies outside of the scope of this investigation, it is a crucial part of any PV energy system, and we will therefore briefly discuss its impacts on our results. One can distinguish between two common types of gridconnected PV systems: building-integrated systems (e.g., rooftop panels) and ground-based systems (e.g., large-scale centralized power plants). In Table VI, we show the EPBT and EROI for both types of system, calculated with data from [79]. The rooftop system consists of a 2.5-kW inverter and a Schletter mounting system. The PV plant uses average mounting structure data from market surveys and inverter data based on a 4.6-MWp plant in Tucson, USA. For the large-scale PV plant, a *PR* of 0.80 is used [56]. An extensive discussion of the EROI of PV systems in relation to other sources of electricity is given in [70].

To reduce costs associated with the BOS, the EUPVTP has identified some research priorities [15]. For the EPBT, the most relevant goals are an increase in the inverter life-time (of over 30 years by 2025 compared with 15 years now) and low-cost support structures, cabling and electrical connections. As Table VI shows, the inverter accounts for a considerable share of the CED of rooftop systems, and even a modest increase in the inverter lifetime would therefore significantly decrease the system EPBT. The inverter is less important in the case of large-scale PV plants, where the support structure dominates the CED.

# 7. CONCLUSION

In this work, we presented a prospective life cycle analysis of crystalline silicon PV technologies in the year 2020. To do so, we developed three technological scenarios (two based on monocrystalline silicon and one based on

 Table VI.
 The primary energy consumption of the BOS components for two types of PV systems and the EPBT and EROI on a system level.

|                                         | Rooftop |     | Grount-mount PV plant |     |     |     |
|-----------------------------------------|---------|-----|-----------------------|-----|-----|-----|
| Module                                  | 1a      | 1b  | 2                     | 1a  | 1b  | 2   |
| Structure, cabling (MJ/m <sup>2</sup> ) | 225     | 225 | 225                   | 645 | 645 | 645 |
| Inverter (MJ/m <sup>2</sup> )           | 704     | 675 | 614                   | 254 | 243 | 222 |
| Total (MJ/m <sup>2</sup> )              | 929     | 900 | 839                   | 899 | 888 | 867 |
| EPBT (years)                            | 0.9     | 0.7 | 0.7                   | 0.8 | 0.7 | 0.7 |
| EROI ( $E_{out}/E_{in}$ )               | 13      | 15  | 15                    | 14  | 16  | 16  |

BOS, balance of system; PV, photovoltaic; *EPBT*, energy payback time; *EROI*, energy return on energy investment. Data comes from [78].

quasi-monocrystalline silicon), building on various existing roadmaps. To summarize, increasing the cell efficiency is (after scaling up) the most important lever to reduce energy demand and costs. By using high-quality passivation and BJs, higher efficiencies can be achieved while simultaneously reducing the wafer thickness, which reduces the embodied energy even further. However, thinner wafers also require novel cell processing and encapsulation schemes, which we accounted for. We forecast that the EPBT of crystalline silicon modules can be reduced to 0.5 years or less (below 0.7 years when including BOS). This confirms that the European Photovoltaic Technology Platform's target of 0.6 years at the system level may be too ambitious, but the IEA target of 0.9 year will be met. The EROI of PV modules is expected to increase further by a factor two to three in the coming years.

This is a prospective LCA, subject to technological improvements taking place, and as such, it carries a considerable degree of uncertainty. To address parameter uncertainty, we present results with a 95% confidence interval, but scenario uncertainty remains: crystalline silicon modules in 2020 may be based on technologies or production methods that we did not include in our scenarios, such as diamond-particle-coated wire sawing for wafering. Because the general tendency of maturing technologies is to become less energy and material intensive and we have used data that are representative of, at best, the situation to-day, our forecasts can be considered conservative.

Finally, it is important to note that these results cannot easily be compared with other PV technologies, because they too can change over time. Nonetheless, these results show that there is considerable potential to reduce the environmental impact of crystalline silicon PVs while reducing production costs.

# ACKNOWLEDGEMENTS

We would like to thank Dr. Philippe Nasch of Applied Materials, Martijn Zwegers of Meco, Ted Fong of Silicon Genesis, Étienne Saint-Sernin, formerly of Apollon Solar, Dr. Ilaria Lombardi of Garbo, and Dr. Øyvind Nielsen of NorSun for supplying data and helpful discussion. Furthermore, we would like to thank Dr. Carol Olson, Dr. Noorie Rajvanshi, Dr. Hyung Chul Kim, Dr. Evert Nieuwlaar, and Dr. Doug Rose for insightful comments and Dr. Martin Patel for assistance with SimaPro.

## REFERENCES

- 1. European Photovoltaic Industry Association. Market report 2011. Available at http://www.epia.org/index. php?id=18.
- International Energy Agency. Technology roadmap solar photovoltaic energy. 2010. http://www.iea.org

- Green MA, Pillai S. Harnessing plasmonics for solar cells. *Nature Photonics* 2012; 6(3): 130–132. DOI: 10.1038/nphoton.2012.30.
- European Photovoltaic Industry Association. Solar photovoltaics—competing in the energy sector. September 2011, Brussels. Available at http://www.epia. org/
- International Energy Agency. Key world energy statistics. 2011, Paris. http://www.iea.org.
- Nemet GF. Beyond the learning curve: factors influencing cost reductions in photovoltaics. *Energy Policy* 2006; **34**(17): 3218–3232. DOI: 10.1016/j. enpol.2005.06.020.
- van Sark WGJHM, Alsema EA, Junginger HM, de Moor HHC, Schaeffer GJ. Accuracy of progress ratios determined from experience curves: the case of photovoltaic technology development. *Progress in Photovoltaics: Research and Applications* 2008; 16: 441–453.
- Yu CF, van Sark WGJHM, Alsema EA. How to incorporate input price changes and scale effects into the learning curve? A photovoltaics case study. *Renewable and Sustainable Energy Review* 2011; 15: 324–337.
- del Cañizo C, del Coso G, Sinke WC. Crystalline silicon solar module technology: towards the 1€ Per watt-peak goal. Progress in Photovoltaics: Research and Applications 2009; 17(3): 199–209.
- Green MA. Quo Vadis Silicon Photovoltaics? Proceedings of the 26th European Photovoltaic Solar Energy Conference and Exhibition, Hamburg, 2011: pp. 16-21.
- 11. Dross F, Baert K, Bearda T, Deckers J, Depauw V, El Daif O, Gordon I, Gougam A, Govaerts J, Granata S, Labie R, Loozen X, Martini R, Masolin A, O'Sullivan B, Qiu Y, Vaes J, Van Gestel D, Van Hoeymissen J, Vanleenhove A, Van Nieuwenhuysen K, Venkatachalam S, Meuris M, Poortmans J. Crystalline thin-foil silicon solar cells: where crystalline quality meets thinfilm processing. *Progress in Photovoltaics: Research and Applications* 2012; (published online), DOI: 10.1002/pip.1238.
- Mertens R, Baert K, Horzel J, Mertens P, Poortmans J. Crystalline silicon for PV applications: status, challenges & growth for large scale electricity production. *Proceedings of the 26th European Photovoltaic Solar Energy Conference and Exhibition*, Hamburg, 2011: 803-807.
- Crystalline Silicon Technology and Manufacturing Group. International Technology Roadmap for Photovoltaics: Results 2011, 3rd ed. SEMI PV Group Europe: Berlin, March 2012. http://www.itrpv.net.
- Wolden CA, Kurtin J, Baxter JB, Repins I, Shaheen SE, Torvik JT, Rockett AA, Fthenakis VM, Aydil ES. Photovoltaic manufacturing: present status, future

prospects and research needs. *Journal of Vacuum Science and Technology A* 2011; **29**(3), DOI: 10.1116/ 1.3569757.

- 15. European Photovoltaic Technology Platform. A strategic research agenda for photovoltaic solar energy technology, 2nd edition. 2011. http://www.eupvplatform.org/
- Wetzel T, Feuerstein F. Update of energy payback time data for crystalline silicon PV modules. *Proceedings of the 26th European Photovoltaic Solar Energy Conference and Exhibition*, Hamburg, 2011: pp. 3191-3195.
- 17. These numbers are reported as 0.5 and 0.25 years in the original document, but the conditions are different (1800 kWh/(m2 year) and a performance ratio (PR) of 0.8) than those usually considered in LCA studies (1700 kWh/(m2 year) and PR of 0.75). The same hold for the IEA numbers, which are 1 and 0.75 year, but reported for 1500 kWh/year illumination conditions.
- Westgaard T, Olson C, Veltkamp T. Life cycle analysis of modules: a multicrystalline silicon case study. *Photovoltaics International* 2012; 15: 122–128.
- Modanese C, di Sabatino M, Søiland A, Peter K, Arnberg L. Investigation of bulk and solar cell properties of ingots cast from compensated solar grade silicon. *Progress in Photovoltaics: Research and Applications* 2011; **19**(1): 45–53. DOI: 10.1002/pip.986.
- Braathen S, Enebakk E, Glöckner R, de Wild-Scholten MJ, Preis P, Peter K. High performance solar cells based on low cost solar silicon with low carbon footprint. *Proceedings of SolarCon*, Shanghai, 2011.
- 21. Jouini A, Ponthenier D, Lignier H, Enjalbert N, Marie B, Drevet B, Pihan E, Cayron C, Lafford T, Camel D. Improved multicrystalline silicon ingot crystal quality through seed growth for high efficiency solar cells. *Progress in Photovoltaics: Research and Applications* 2011. in press, DOI: 10.1002/pip.1221.
- Swanson RM. A vision for crystalline silicon photovoltaics. *Progress in Photovoltaics: Research and Applications* 2006; 14: 443–453, DOI: 10.1002/pip.709.
- Bye J-I, Norheim L, Holme B, Nielsen O, Steinsvik S, Jensen SA, Fragiacomo G, Lombardi I. Industrialised diamond wire wafer slicing for high efficiency solar cells. *Proceedings of the 26th European Photovoltaic Solar Energy Conference*, Hamburg, 2011; 956-960.
- 24. Lombardi I, Tappa F, Fragiacomo G, Pizzini S, Hugo F. Progresses in the recycling of silicon fine powders from fixed abrasive operations on silicon ingots. *Proceedings of the 26th European Photovoltaic Solar Energy Conference*, Hamburg, 201; 1981-1985.
- 25. Schönecker A, Seren S, Laas L, den Heijer M, Kraaijveld B. Silicon ribbon material: entering the market or

eternal promise? *Proceedings of the 26th European Photovoltaic Solar Energy*, Hamburg, 2011; 920-924.

- Lee C-L, Kanda Y, Ikeda S, Matsumura M. Electrochemical method for slicing Si blocks into wafers using platinum wire electrodes. *Solar Energy Materials and Solar Cells* 2011; **95**(2): 716–720
- 27. Hopman S, Fell A, Mayer K, Mesec M, Willeke GP, Kray D. First results of wafering with laser chemical processing. *Proceedings of the 23rd European Photovoltaic Solar Energy Conference*, Valencia, 2008; 1131-1135.
- 28. Dross F, Milhe A, Robbelein J, Gordon I, Bouchard P-O, Beaucarne G, Poortmans J. Slim-Cut: a kerf-lossfree method for wafering 50-µm-thick crystalline Si wafers based on stress-induced lift-off. *Proceedings* of the 23rd European Photovoltaic Solar Energy Conference, Valencia, 2008; 1278-1281.
- 29. Henley F, Kang S, Brailove A, Fujisaka A. Kerf-free wafering for high-volume, high-efficiency c-Si cell. *Proceedings of the 26th European Photovoltaic Solar Energy Conference and Exhibition*, Hamburg, 2011; 971-978.
- 30. Ryding G, Smick T, Park B, Gillespie J, Eide P, Sakase T, Ota K, Horner R, Arnold D. A 1.2 MeV, 100 mA proton implanter. *whitepaper*, available at http://www.twincreekstechnologies.com.
- Larionova Y, Mertens V, Harder N-P, Brendel R. Surface passivation of N-type Czochralski silicon substrates by thermal-SiO2/plasma-enhanced chemical vapor deposition SiN stacks. *Applied Physics Letters* 2010; 96: 032105 1-3. DOI: 10.1063/1.3291681.
- 32. Dingemans G, Kessels WMM. Recent progress in the development and understanding of silicon surface passivation by aluminum oxide for photovoltaics. *Proceedings of the 26th European Photovoltaic Solar Energy Conference and Exhibition*, Hamburg, 2011; pp. 1083-1090.
- Hoex B, Schmidt J, Pohl P, Van De Sanden MDM, Kessels WMM. Silicon surface passivation by atomic layer deposited Al2O3. *Journal of Applied Physics* 2008; **104**. DOI: 10.1063/1.2963707.
- van Sark WGJHM, Korte L, Roca F. Physics and technology of amorphous-crystalline heterostructure silicon solar cells. Springer Verlag: Heidelberg, Germany, 2011.
- 35. Kinoshita T, Fujishima D, Yano A, Ogane A, Tohoda S, Matsuyama K, Nakamura Y, Tokuoka N, Kanno H, Sakata H, Taguchi M, Maruyama E. The approaches for high efficiency HITTM solar cell with very thin (<100 μm) silicon wafer over 23%. Proceedings of the 26th European Photovoltaic Solar Energy Conference and Exhibition, Hamburg, 2011; pp. 871-874.

- van Kerschaver E, Beaucarne G. Back-contact solar cells: a review. *Progress in Photovoltaics: Research and Applications* 2006; 14: 107–123. DOI: 10.1002/ pip.657.
- 37. Mulligan WP, Rose DH, Cudzinovic MJ, De Ceuster DM, McIntosh KR, Smith DD, Swanson RM. Manufacture of solar cells with 21% efficiency. *Proceedings* of the 19th European Photovoltaic Solar Energy Conference and Exhibition, Paris, 2004; 387–390.
- Cousins PJ, Smith DD, Luan HC, Manning J, Dennis TD, Waldhauer A, Wilson KE, Harley G, Mulligan WP. Gen III: improved performance at lower cost. 35th IEEE PVSC, Honolulu, HI, June 2010.
- 39. Thaidigsmann B, Lohmüller E, Jäger U, Mack S, Lottspeich F, Spribille A, Birmann K, Erath D, Wolf A, Clement F, Biro D, Preu R large-area P-type HIP-MWT silicon solar cells with screen printed contacts exceeding 20% efficiency. *Physica Status Solidi Rapid Research Letters* 2011; 5(8): 286–288 DOI:10.1002/ pssr.201105311.
- Mingirulli N, Haschke J, Gogolin R, Schulze TF, Harder N-P, Korte L, Brendel R, Rech B. Efficient interdigitated back-contacted silicon heterojunction solar cells. *Physica Status Solidi Rapid Research Letters* 2011; 5(4): 159–161 DOI: 10.1002/ pssr.201105056.
- Lu M, Das U, Bowden S, Hegedus S, Birkmire R. Optimization of interdigitated back contact silicon heterojunction solar cells: tailoring hetero-interface band structures while maintaining surface passivation. *Progress in Photovoltaics: Research and Applications* 2011; **19**: 326–338.
- Green MA. Ag requirements for silicon wafer-based solar cells. *Progress in Photovoltaics: Research and Applications* 2011; **19**(8): 911–916. DOI: 10.1002/ pip.1125.
- Petermann JH, Zielke D, Schmidt J, Haase F, Garralaga Rojas E, Brendel R. 19%—efficient and 43-μmthick crystalline Si solar cell from layer transfer using porous silicon. *Progress in Photovoltaics: Research and Applications* 2012; 20: 1–5.
- Wang A, Zhao J, Wenham SR, Green MA. 21.5% efficient thin silicon solar cell. *Progress in Photovoltaics: Research and Applications* 1996; 4: 55–58.
- Kray D, McIntosh KR. Analysis of ultrathin high-efficiency silicon solar cells. *Physica Status Solidi A* 2009; 206: 1647–1654, DOI:10.1002/pssa.200824500.
- Spinelli P, Verschuuren MA, Polman A. Broadband omnidirectional antireflection coating based on subwavelength surface Mie resonators. *Nature Communications* 2012; 3: 692, DOI: 10.1038/ncomms1691.
- 47. Mann SA, Grote RR, Osgood Jr. RM, Schuller JA. Dielectric particle and void resonators for thin film solar

cell textures. *Optics Express* 2011; **19**(25): 25729–25740, DOI: 10.1364/OE.19.025729.

- Atwater HA, Polman A. Plasmonics for improved photovoltaic devices. *Nature Materials* 2010; 9(3): 205– 213, DOI: 10.1038/nmat2629.
- 49. Späth M, De Jong PC, Bennett IJ, Visser TP, Bakker J, Verschoor AJ. First experiments on module assembly line using back-contact solar cells. *Proceedings of the* 23rd European Photovoltaic Solar Energy Conference, Valencia, 2008, 2917-2921.
- 50. Govaerts, J, Labie R, Granata S, Gonzalez M, O'Sullivan B, Vanleenhove A, Wera J, Gougam A, Kumar A, Bearda T, Beaucarne G, van der Heide A, Dewallef S, Vanfleteren J, Gordon I, Baert K. Progress in I-module: towards improved performance, reliability and module-level fabrication technologies for back-contact PV modules based on ultra-thin silicon solar cells. *Proceedings of the 26th European Photovoltaic Solar Energy Conference and Exhibition*, Hamburg, 2011, pp. 69-72.
- 51. Dupuis J, Saint-Sernin E, Nichiporuk O, Lefillastre P, Bussery D, Einhaus R. NICE module technology from the concept to the mass production—a 10 years review. *Proceedings of the 38th Photovoltaic Specialists Conference*, Austin, 2012.
- 52. Saint-Sernin E, Einhaus R, Bamberg K, Panno P. Industrialisation of Apollon 's nice module technology. *Proceedings of the 23rd European Photovoltaic Solar Energy Conference and Exhibition*, Valencia, 2008; 2825-2828.
- http://www.bystronic-glass.com/global/com/en/solar\_technology/Portfolio/TPedge/index.php (date of access: 05/30/2012).
- 54. Fthenakis V, Frischknecht R, Raugei M, Kim HC, Alsema E, Held M, de Wild-Scholten M. Methodology guidelines on life cycle assessment of photovoltaic electricity, 2nd edition. IEA PVPS Task 12, International Energy Agency Photovoltaic Power Systems Program, 2011.
- 55. ILCD handbook, http://lct.jrc.ec.europa.eu/
- 56. http://www.preconsultants.nl/simapro
- 57. Frischknecht R, Jungbluth N, Althaus HJ, Doka G, Dones R, Hischier R, Hellweg S, Nemecek T, Rebitzer G, Spielmann M. *Overview and Methodology*. Dübendorf, 2011. http://www.ecoinvent.org/fileadmin/documents/en/01\_OverviewAndMethodology.pdf
- 58. Hischier R, Weidema B, Althaus HJ, Bauer C, Doka G, Dones R, Frischknecht R, Hellweg S, Humbert S, Jungbluth N, Köllner T, Loerincik Y, Margni M, Nemecek T. *Implementation of Life Cycle Impact Assessment Methods*. St. Gallen, 2010. http://www. ecoinvent.org/fileadmin/documents/en/03\_LCIA-Implementation-v2.2.pdf

- Market Survey, Photon International, November 2011, PHOTON Europe GmbH, pp. 176-177.
- 60. Scherff M. Novel method for preparation of interdigitated back contacted a-Si:H/c-Si heterojunction solar cells. *Proceedings of the 26th European Photovoltaic Solar Energy Conference and Exhibition*, Hamburg, 2011, pp. 69-72.
- Raugei M. Energy Pay-back time: methodological caveats and future scenarios. *Progress in Photovoltaics: Research and Applications* 2012. in press. DOI: 10.1002/pip.1249.
- 62. de Wild-Scholten MJ, Gløckner R, Odden JO, Halvorsen G, Tronstad R. LCA comparison of the elkem solar metallurgical route and conventional Gas routes to solar silicon. *Proceedings of the 23rd European Photovoltaic Solar Energy Conference*, Valencia.
- 63. Jungbluth N, Stuck M, Frischknecht R. Photovoltaics. In: Sachbilanzen von Energiesystemen: Grundlagen für den ökologischen Vergleich von Energiesystemen und den Einbezug von Energiesystemen in Ökobilanzen für die Schweiz. ecoinvent report No. 6-XII, Swiss Centre for Life Cycle Inventories: Dübendorf, CH, 2009.
- Personal communication with Dr. P. Nasch, Applied Materials, 02/29/2012.
- 65. Personal communication with T. Fong, Silicon Genesis, 04/12/2012.
- Personal communication with M. Zwegers, Meco, 02/ 17/2012.
- 67. Photon International, various 2009 issues, PHOTON Europe GmbH
- Personal communication with E. Saint-Sernin, Apollon Solar, 01/13/2011.
- 69. van der Meulen R, Alsema E. Life-cycle greenhouse gas effects of introducing nano-crystalline materials in thin-film silicon solar cells', *Progress in Photovoltaics: Research and Applications* 2011; **19**: 453–463 DOI: 10.1002/pip.1058.

- Raugei M, Fulani-i-Palmer P, Fthenakis V. The energy return on energy investment (EROI) of photovoltaics: methodology and comparisons with fossil fuel life cycles. *Energy Policy* 2012; 45: 576–582.
- Lloyd SM, Rise R. Characterizing, propagating, and analyzing uncertainty in life-cycle assessment. *Journal* of *Industrial Ecology* 2007; 11(1): 161–179.
- 72. Weidema BP, Bauer C, Hischier R, Motel C, Nemecek T, Reinhardt J, Video CO, Weren't G. Overview and methodology: data quality guideline for the ecoinvent database version 3. Ecoinvent Report 1(v3). The ecoinvent center: St. Gallen, 2012.
- Weidema BP. Multi-user test of the data quality matrix for product life cycle inventory data. *The International Journal of Life Cycle Assessment* 1998; 3(5): 259–265. DOI: 10.1007/BF02979832
- 74. Liu JS. Monte Carlo Strategies in Scientific Computing. Springer Verlag: New York, 2001.
- 75. Reich NH, Mueller B, Armbruster A, van Sark WGJHM. Kiefer Klaus, Reise C. Performance ratio revisited: is PR > 90% realistic? *Progress in Photovoltaics: Research and Applications* 2012; **20**: 717–726 DOI: 10.1002/pip.1219.
- 76. Reich NH, Alsema EA, van Sark WGJHM, Turkenburg WC, Sinke WC. Greenhouse gas emissions associated with photovoltaic electricity from crystalline silicon modules under various energy supply options. *Progress in Photovoltaics: Research and Applications* 2011; **19**: 603–613 DOI: 10.1002/pip.1066.
- Personal communication with Dr. Øyvind Nielsen, Norsun, 12/06/2010.
- Personal communication with Dr. Ilaria Lombari, Garbo, 12/01/2010
- Fthenakis V, Kim HC, Frischknecht R, Raugei M, Sinha P, Stucki M. Life cycle inventories and life cycle assessment of photovoltaic systems. International Energy Agency PVPS Task 12, report T12-02:2011, 2011.